# POST LAB LAB 2 Embedded Systems Spring 2019 Adam Falkowski 3/7/2019

#### Purpose:

In this lab we explored Full (ripple) adders and a customizable ALU. We also experimented with IF and case statements as well as different VHDL coding styles, most notable structural and behavioral.

#### Pre-Lab Questions:

Write the logic equations for a single bit full adder with inputs A, B, Cin, and outputs Y, Cout. Draw a black box diagram for the single bit full adder described above. Draw a block diagram of a 4-bit ripple-carry adder made of single bit full adders, with 4 bit inputs A and B, a single bit input Cin, a 4-bit output S, and a single bit output Cout.



### **Single Full Bit Adder:**

The FB adder should take in 3 inputs: A, B and Cin and outputs two signals, out and Cout. Both the carry in and carry out both work with overflow digits.

```
VHDL Code:
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity Adder is
   Port (
       signal A : in std_logic;
       signal B : in std_logic;
       signal Cin: in std_logic;
       S,Cout: out std_logic
       );
end Adder;
architecture Adder_arc of Adder is
begin
  S <= ((A XNOR B) XNOR Cin);
  Cout <= (A AND B) OR ((A XNOR B) AND Cin);
end Adder_arc;
RTL:
```



## **Ripple Carry Adder:**

Similar function as the full adder except there are now 4 adders cascaded where the cout is connected to the corresponding cin for the next adder.

VHDL Code library IEEE;

```
use IEEE.STD_LOGIC_1164.ALL;
```

```
entity Ripple_Carry_Adder is
  Port (
       signal A, B: in std_logic_vector(3 downto 0);
       signal S: out std_logic_vector(3 downto 0);
       signal Cin: in std_logic;
       signal Cout: out std_logic
       );
end Ripple_Carry_Adder;
architecture Ripple_Carry_Adder_arc of Ripple_Carry_Adder is
  signal c1,c2,c3 : std_logic;
  component Adder is
     port (
       signal A : in std_logic;
       signal B : in std_logic;
       signal Cin: in std_logic;
       S,Cout : out std_logic
       );
  end component;
begin
  fb_adder_0: adder
     port map(
          A => A(0),
          B => B(0),
          Cin => Cin,
          Cout \Rightarrow C1,
          S => S(0)
          );
   fb_adder_1: adder
     port map(
          A => A(1),
          B => B(1),
          Cin => C1,
          Cout \Rightarrow C2,
          S => S(1)
          );
   fb_adder_2: adder
     port map(
```

```
A \Rightarrow A(2), \\ B \Rightarrow B(2), \\ Cin \Rightarrow C2, \\ Cout \Rightarrow C3, \\ S \Rightarrow S(2) \\ ); \\ fb\_adder\_3: adder \\ port map( \\ A \Rightarrow A(3), \\ B \Rightarrow B(3), \\ Cin \Rightarrow C3, \\ Cout \Rightarrow Cout, \\ S \Rightarrow S(3) \\ ); \\ \end{cases}
```

end Ripple\_Carry\_Adder\_arc;

## RTL:



## **Ripple Carry Adder Test Bench:**

I set specific values for A, B and Cin to see if they are added together correctly.

VHDL Code:

library IEEE;

```
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.NUMERIC_STD.ALL;
entity Ripple Carry Adder to is
end Ripple_Carry_Adder_tb;
architecture Ripple_Carry_Adder_tb_arc of Ripple_Carry_Adder_tb is
--test signals and the test values
signal a_test : std_logic_vector(3 downto 0) := "0001";
signal b_test : std_logic_vector(3 downto 0) := "1000";
signal s_test : std_logic_vector(3 downto 0) := "0000";
signal Cout_test : std_logic := '0';
signal Cin_test : std_logic := '0';
component Ripple_Carry_Adder is
    Port (
       signal A, B: in std logic vector(3 downto 0);
       signal S: out std_logic_vector(3 downto 0);
       signal Cin: in std_logic;
       signal Cout: out std logic
      );
end component;
begin
FULL_ADDER: Ripple_Carry_Adder
       port map (
              A=>a_test,
              B=>b_test,
              S => s_test,
              Cin => Cin_test,
              Cout => Cout_test
              );
-- tested by using different values for a_test, b_test, anc C_in to see if S had the proper result
end Ripple_Carry_Adder_tb_arc;
Simulation:
```



## ALU:

VHDL Code:

signal Cout\_test : std\_logic := '0'; signal Cin\_test : std\_logic := '0';

I created a small custom ALU that was capable of 16 different operations. I also instantiated the previous debounce device to combat any mechanical bouncing. I also used a ALU\_tb file to connect all the pieces (called test bench but doesn't act like a test bench; a test file)

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.NUMERIC_STD.ALL;

entity Ripple_Carry_Adder_tb is
end Ripple_Carry_Adder_tb;

architecture Ripple_Carry_Adder_tb_arc of Ripple_Carry_Adder_tb is
--test signals and the test values
signal a_test: std_logic_vector(3 downto 0) := "0001";
signal b_test: std_logic_vector(3 downto 0) := "1000";
signal s_test: std_logic_vector(3 downto 0) := "0000";
```

```
component Ripple_Carry_Adder is
    Port (
       signal A, B: in std_logic_vector(3 downto 0);
       signal S: out std_logic_vector(3 downto 0);
       signal Cin: in std_logic;
       signal Cout: out std_logic
      );
end component;
begin
FULL_ADDER: Ripple_Carry_Adder
       port map (
              A=>a_test,
              B=>b_test,
              S => s_test,
              Cin => Cin_test,
              Cout => Cout_test
              );
-- tested by using different values for a_test, b_test, anc C_in to see if S had the proper result
end Ripple_Carry_Adder_tb_arc;
ALU Test File:
VHDL Code:
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity ALU_tb is
  Port (
       clk: in std_logic;
       led : out std_logic_vector (3 downto 0);
       btn : in std_logic_vector(3 downto 0);
       sw :in std_logic_vector(3 downto 0)
       );
end ALU_tb;
architecture ALU_arc_tb of ALU_tb is
```

```
signal opcode_test : std_logic_vector(3 downto 0);
signal A_test : std_logic_vector(3 downto 0):= "0001";
signal B_test: std_logic_vector(3 downto 0):= "1000";
signal alu_out_test: std_logic_vector(3 downto 0);
signal button_ad : std_logic_vector (3 downto 0); --button after debounce
    component debouncer
    Port
     btn, clk: in std_logic;
     dbnc :out std_logic
     );
    end component;
    component ALU
    Port (
       A, B: in std_logic_vector(3 downto 0);
       OPCODE: in std_logic_vector (3 downto 0);
       ALU_out : out std_logic_vector(3 downto 0);
       clk:in std_logic
        );
     end component;
begin
     my_alu: ALU
       port map
          (
          clk => clk,
          OPCODE => opcode_test,
          A => a_{test}
          B \Rightarrow b \text{ test}
          ALU_out => led
          );
      d0: debouncer
        port map
          btn => btn(0),
          dbnc => button_ad(0),
          clk => clk
          );
```

```
d1: debouncer
        port map
          btn => btn(1),
          dbnc => button_ad(1),
          clk => clk
          );
        d2: debouncer
        port map
          btn => btn(2),
          dbnc => button_ad(2),
          clk => clk
          );
        d3: debouncer
        port map
          btn => btn(3),
          dbnc => button_ad(3),
          clk => clk
          );
process(clk)
begin
if rising_edge(clk) then
  if (button_ad(3) = '1') then --reset statement
     A_test <= (others => '0');
     B_test <= (others => '0');
     opcode_test <= (others => '0');
  else
     if (button_ad(2) = '1') then
     opcode_test <= sw;
     end if;
     if (button_ad(1) = '1') then
     B_test <= sw;
     end if;
     if (button_ad(0) ='1') then
     A_test <= sw;
     end if;
  end if;
end if;
```

end process; end ALU\_arc\_tb;

## RTL for ALU:



Synthesized design for ALU:



## Implemented Design:



#### XDC file:

```
## This file is a general .xdc for the ZYBD Rev B board
## To use if in a project:

## To use if in a project:

## Clock signal
## rename the used signals according to the project

## ## Clock signal
## set_property -dict { PACKAGE_PIN L16 | IOSTANDARD LVCMOS33 } [get_ports { clk }]: ## O_LIP_TI_SROC_35 Sch=sysclk

## create_clock -add -name sys_clk_pin -period 8.00 -waveform (0.4) [get_ports { clk }]:

## Switches
## set_property -dict { PACKAGE_PIN GIS | IOSTANDARD LVCMOS33 } [get_ports { sv[0] }]: ## O_LIP_TI_SROC_35 Sch=sw0

## set_property -dict { PACKAGE_PIN PIS | IOSTANDARD LVCMOS33 } [get_ports { sv[0] }]: ## O_LAW_TO_34 Sch=sw0

## Set_property -dict { PACKAGE_PIN PIS | IOSTANDARD LVCMOS33 } [get_ports { sv[0] }]: ## O_LAW_TO_34 Sch=sw0

## Set_property -dict { PACKAGE_PIN PIS | IOSTANDARD LVCMOS33 } [get_ports { sv[0] }]: ## O_LAW_TO_34 Sch=sw0

## Set_property -dict { PACKAGE_PIN PIS | IOSTANDARD LVCMOS33 } [get_ports { sv[0] }]: ## O_LAW_TO_34 Sch=sw0

## Set_property -dict { PACKAGE_PIN PIS | IOSTANDARD LVCMOS33 } [get_ports { sv[0] }]: ## O_LAW_TO_34 Sch=SW0

## Set_property -dict { PACKAGE_PIN PIS | IOSTANDARD LVCMOS33 } [get_ports { btn[0] }]: ## O_LAW_TO_34 Sch=BTNO

## Set_property -dict { PACKAGE_PIN PIS | IOSTANDARD LVCMOS33 } [get_ports { btn[0] }]: ## O_LAW_TO_34 Sch=BTNO

## Set_property -dict { PACKAGE_PIN PIS | IOSTANDARD LVCMOS33 } [get_ports { btn[0] }]: ## O_LAW_TO_34 Sch=BTNO

## Set_property -dict { PACKAGE_PIN PIS | IOSTANDARD LVCMOS33 } [get_ports { btn[0] }]: ## O_LAW_TO_35 Sch=LEDO

## Set_property -dict { PACKAGE_PIN MIS | IOSTANDARD LVCMOS33 } [get_ports { led[0] }]: ## O_LAW_TO_35 Sch=LEDO

## Set_property -dict { PACKAGE_PIN MIS | IOSTANDARD LVCMOS33 } [get_ports { led[0] }]: ## O_LAW_TO_35 Sch=LEDO

## Set_property -dict { PACKAGE_PIN MIS | IOSTANDARD LVCMOS33 } [get_ports { led[0] }]: ## O_LAW_TO_35 Sch=LEDO

## Set_property -dict { PACKAGE_PIN MIS | IOSTANDARD LVCMOS33 } [get_ports { led[0] }]: ## O_LAW_TO_35 Sch=LEDO

## Set_property -dict { PACKAGE_PIN MIS | IOSTANDARD
```

Only the Switches, buttons and leds are uncommented because we only use those components.

#### Summary:

Lab 2 was a bit easier then lab 1 but nevertheless proved to be challenging. I realized that having your code and simulations right doesn't always guarantee the code will work on the Zybo Board. After Several hours trying to get the code to execute properly on the Zybo board I was able to successfully implement the ALU.